Product Summary

The XC2C256-7TQG144C is a CoolRunner-II CPLD. It is designed for both high performance and low power applications. The XC2C256-7TQG144C consists of sixteen Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks of the XC2C256-7TQG144C consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation. It is I/O compatible with various I/O standards. The XC2C256-7TQG144C is also 1.5V I/O compatible with the use of Schmitt-trigger inputs.

Parametrics

XC2C256-7TQG144C absolute maximum ratings: (1)VCC, Supply voltage relative to ground: –0.5 to 2.0 V; (2)VCCIO, Supply voltage for output drivers: –0.5 to 4.0 V; (3)VJTAG, JTAG input voltage limits: –0.5 to 4.0 V; (4)VAUX ,JTAG input supply voltage: –0.5 to 4.0 V; (5)VIN, Input voltage relative to ground: –0.5 to 4.0 V; (6)VTS, Voltage applied to 3-state output: –0.5 to 4.0 V; (7)TSTG, Storage Temperature (ambient): –65 to +150℃; (8)TJ, Junction Temperature: +150℃.

Features

XC2C256-7TQG144C features: (1)Optimized for 1.8V systems: As fast as 5.7 ns pin-to-pin delays; As low as 13 μA quiescent current; (2)Industry best 0.18 micron CMOS CPLD: Optimized architecture for effective logic synthesis; Refer to the CoolRunner II family data sheet for architecture description; Multi-voltage I/O operation 1.5V to 3.3V; (3)Available in multiple package options: 100-pin VQFP with 80 user I/O; 144-pin TQFP with 118 user I/O; 132-ball CP (0.5mm) BGA with 106 user I/O; 208-pin PQFP with 173 user I/O; 256-ball FT (1.0mm) BGA with 184 user I/O; Pb-free available for all packages; (4)Advanced system features: Fastest in system programming, 1.8V ISP using IEEE 1532 (JTAG) interface: IEEE1149.1 JTAG Boundary Scan Test; Optional Schmitt-trigger input (per pin); Unsurpassed low power management; DataGATE enable (DGE) signal control; Two separate I/O banks; RealDigital 100% CMOS product term generation; Flexible clocking modes, Optional DualEDGE triggered registers, Clock divider (divide by 2,4,6,8,10,12,14,16) CoolCLOCK; Global signal options with macrocell control; Multiple global clocks with phase selection per macrocell; Multiple global output enables Global set/reset; Advanced design security: PLA architecture, Superior pinout retention, 100% product term routability across function block; Open-drain output option for Wired-OR and LED drive; Optional bus-hold, 3-state or weak pull-up on selected I/O pins; Optional configurable grounds on unused I/Os; Mixed I/O voltages compatible with 1.5V, 1.8V, 2.5V, and 3.3V logic levels; SSTL2-1, SSTL3-1, and HSTL-1 I/O compatibility; Hot pluggable.

Diagrams

Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
XC2C256-7TQG144C
XC2C256-7TQG144C


IC CR-II CPLD 256MCELL 144-QFP

Data Sheet

0-1: $8.19
1-25: $7.86
25-100: $7.62
Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
XC2C128
XC2C128

Other


Data Sheet

Negotiable 
XC2C128-6CPG132C
XC2C128-6CPG132C


IC CR-II CPLD 128MCELL 132CSBGA

Data Sheet

0-360: $6.14
XC2C128-6TQG144C
XC2C128-6TQG144C


IC CR-II CPLD 128MCELL 144-TQFP

Data Sheet

0-120: $5.83
XC2C128-6VQG100C
XC2C128-6VQG100C


IC CR-II CPLD 128MCELL 100-VQFP

Data Sheet

0-1: $5.19
1-25: $5.01
25-100: $4.87
XC2C128-7CPG132C
XC2C128-7CPG132C


IC CR-II CPLD 128MCELL 132-BGA

Data Sheet

0-1: $4.38
1-25: $4.20
25-100: $4.11
XC2C128-7CPG132I
XC2C128-7CPG132I


IC CR-II CPLD 128MCELL 132CSBGA

Data Sheet

0-360: $4.91